## EC605 LAB 1

Report

Xinran Zhang <u>zhangxr@bu.edu</u> Jiahao Chen <u>tobychen@bu.edu</u>

Task (2): 2:1 Multiplexer

At first we figure out the output table when we manage selection of the data.

The output table is listed as follows:

| S | Υ |
|---|---|
| 0 | A |
| 1 | В |

The circuit we designed is attached below:



Task (3): 8:1 Multiplexer

First we managed the output list of 4:1 Multiplexer.

The output list is:

| S1 | S2 | Υ |
|----|----|---|
| 0  | 0  | Α |
| 0  | 1  | В |
| 1  | 0  | С |
| 1  | 1  | D |

A~D V17-W17 S1 W19 S2 T17

We can use 3 2:1 mux to build this 4:1 mux.



After that, we used the same principle to build a 8:1 mux with 2 4:1 mux. The output table of the 8:1 mux is shown below:

| S1 | S2 | S3 | Υ |
|----|----|----|---|
| 0  | 0  | 0  | А |
| 0  | 0  | 1  | В |
| 0  | 1  | 0  | С |
| 0  | 1  | 1  | D |
| 1  | 0  | 0  | E |
| 1  | 0  | 1  | F |
| 1  | 1  | 0  | G |
| 1  | 1  | 1  | Н |

A-H V17-W17 R2-W12 The circuit of this 8:1 mux is:



